

### **General Description**

The LSP5523 is a monolithic synchronous buck regulator. The device integrates 90 m $\Omega$  MOSFETS that provide 3A continuous load current over a wide operating input voltage of 4.5V to 27V. Current mode control provides fast transient response and cycle-by-cycle current limit. An adjustable soft-start prevents inrush current at turn on.

## **Features**

- 3A Output Current
- Wide 4.5V to 27V Operating Input Range
- Fixed 340KHZ Frequency
- Integrated Power MOSFET Switches
- Output Adjustable from 0.925V to 0.8Vin
- Up to 93% Efficiency
- Programmable Soft-Start
- Stable with Low ESR Ceramic Output Capacitors
- Cycle by Cycle Over Current Protection
- Short Circuit Protection
- Input Under Voltage Lockout
- Package : ESOP-8L

### **Applications**

- Distributed Power Systems
- Networking Systems
- FPGA, DSP, ASIC Power Supplies
- Green Electronics/ Appliances
- Notebook Computers

Please be aware that an **Important Notice** concerning availability, disclaimers, and use in critical applications of LSC products is at the end of this document.

LSP5523 Rev. 1.1



### **Block Diagram**



| Package      | Output Voltage | Packing        |
|--------------|----------------|----------------|
| R8 : ESOP-8L | Blank : ADJ    | A: Tape & Reel |

LSP5523 Rev. 1.1

2014/8/27



## **Pin Assignment**



## **Pin Descriptions**

| GND 4    | <u> </u>    | FB                                                                                                                                                                                                                                                              |
|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name | Name        | Pin Description                                                                                                                                                                                                                                                 |
| 1        | BS          | Bootstrap. This pin acts as the positive rail for the high-side switch's gate driver.<br>Connect a 0.01uF capacitor between BS and SW.                                                                                                                          |
| 2        | VIN         | Input Supply. Bypass this pin to GND with a low ESR capacitor. See Input Capacitor in the Application Information section.                                                                                                                                      |
| 3        | SW          | Switch Output. Connect this pin to the switching end of the inductor.                                                                                                                                                                                           |
| 4        | GND         | Ground.                                                                                                                                                                                                                                                         |
| 5        | FB          | Feedback Input. The voltage at this pin is regulated to 0.925V. Connect to the resistor divider between output and ground to set output voltage.                                                                                                                |
| 6        | COMP        | Compensation Pin. See Stability Compensation in the Application Information section.                                                                                                                                                                            |
| 7        | EN          | Enable Input. When higher than 2.7V, this pin turns the IC on. When lower than 1.1V, this pin turns the IC off. Output voltage is discharged when the IC is off. This pin should not be left open. Recommend to put a 150K pull-up resistor to Vin for startup. |
| 8        | SS          | Soft-Start Control Input. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft-start period. A 0.1uF capacitor sets the soft-start period to 13ms. To disable the soft-start feature, leave SS unconnected.                    |
|          | Exposed Pad | Exposed Pad. Need to connect to GND pin.                                                                                                                                                                                                                        |



### Absolute Maximum Ratings(at T<sub>A</sub>=25°C)

Note: Operate over the "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to such conditions for extended time may still affect the reliability of the device.

| Characteristics                                  | Value                                                     | Unit      |
|--------------------------------------------------|-----------------------------------------------------------|-----------|
| Input Supply Voltage                             | -0.3 to 30                                                | V         |
| SW Voltage                                       | -0.3 to V <sub>IN</sub> + 0.3                             | V         |
| BS Voltage                                       | V <sub>SW</sub> – 0.3 to V <sub>SW</sub> + 6              | V         |
| EN, FB, COMP Voltage                             | -0.3 to 5                                                 | V         |
| Continuous SW Current                            | Internally limited                                        | А         |
| Maximum Junction Temperature                     | 150                                                       | °C        |
| Storage Temperature Range                        | -65 to 150                                                | °C        |
| ESOP-8L Thermal Resistance (Junction to Case)    | 19                                                        | °C/W      |
| ESOP-8L Thermal Resistance (Junction to Ambient) | 84                                                        | °C/W      |
| ESOP-8L Power dissipation                        | 1450                                                      | mW        |
| Moisture Sensitivity (MSL)                       | Please refer the MSL label on the I bag/carton for detail | C package |

Note1: Ratings apply to ambient temperature at 25  $^\circ\text{C}$ 

## **Recommended Operating Conditions**

| Characteristics                | Min | Max               | Unit |
|--------------------------------|-----|-------------------|------|
| Input Supply Voltage           | 4.5 | 27 <sup>(1)</sup> | V    |
| Operating Junction Temperature | -20 | +125 (2)          | °C   |

Note (1): Operating the IC over this voltage is very easy to cause over voltage condition to VIN pin, SW pin, BS pin & EN pin) Note (2): If the IC experienced OTP, then the temperature may need to drop to <125 degree C to let the IC recover.)



## **Electrical Characteristics**

### (TA=25°C, unless otherwise specified)

| Characteristics                                 | Symbol           | Conditions                                   | Min   | Тур   | Мах   | Unit |
|-------------------------------------------------|------------------|----------------------------------------------|-------|-------|-------|------|
| Feedback Voltage                                | V <sub>FB</sub>  | 4.5V ≤ VIN ≤ 27V                             | 0.900 | 0.925 | 0.950 | V    |
| Feedback Overvoltage Threshold                  |                  |                                              | ( )   | 1.1   |       | V    |
| High-Side Switch-On Resistance*                 |                  |                                              | (N)   | 90    |       | mΩ   |
| Low-Side Switch-On Resistance*                  |                  |                                              | V     | 70    |       | mΩ   |
| High-Side Switch Leakage                        |                  | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V   |       | 0.1   | 10    | uA   |
| Upper Switch Current Limit                      |                  | Minimum Duty Cycle                           | 3.8   | 4.5   |       | А    |
| Lower Switch Current Limit                      |                  | From Drain to Source                         | 17    | 1.2   |       | А    |
| COMP to Current Sense Limit<br>Transconductance | G <sub>cs</sub>  |                                              |       | 5.2   | 2     | A/V  |
| Error Amplifier Transconductance                | G <sub>EA</sub>  | $\Delta I_{COMP} = \pm 10 uA$                |       | 900   | 2     | uA/V |
| Error Amplifier DC Gain*                        | A <sub>VEA</sub> |                                              |       | 400   |       | V/V  |
| Switching Frequency                             | f <sub>sw</sub>  |                                              | 300   | 340   | 380   | KHz  |
| Short Circuit Switching Frequency               |                  | V <sub>FB</sub> = 0                          |       | 100   |       | KHz  |
| Minimum Duty Cycle*                             | D <sub>min</sub> |                                              | 7.5   |       |       | %    |
| Maximum Duty Cycle                              | D <sub>max</sub> |                                              | N     | 92    |       | %    |
| EN Shutdown Threshold Voltage                   |                  | V <sub>EN</sub> Rising                       | 1.1   | 1.4   | 2     | V    |
| EN Shutdown Threshold Voltage<br>Hysteresis     | N 2              |                                              |       | 180   |       | mV   |
| EN Lockout Threshold Voltage                    |                  |                                              | 2.2   | 2.5   | 2.7   | V    |
| EN Lockout Hysteresis                           |                  | A V                                          |       | 150   |       | mV   |
| Supply Current in Shutdown                      |                  | V <sub>EN</sub> = 0                          |       | 0.3   | 3.0   | uA   |
| IC Supply Current in Operation                  |                  | V <sub>EN</sub> = 3V, V <sub>FB</sub> = 1.0V |       | 1.3   | 1.5   | mA   |
| Input UVLO Threshold Rising                     | UVLO             | V <sub>EN</sub> Rising                       | 3.80  | 4.0   | 4.40  | V    |
| Input UVLO Threshold Hysteresis                 |                  |                                              |       | 150   |       | mV   |
| Soft-start Current                              |                  | V <sub>SS</sub> = 0V                         |       | 6     |       | uA   |
| Soft-start Period                               | ()               | C <sub>SS</sub> = 0.1uF                      |       | 13    |       | mS   |
| Thermal Shutdown Temperature*                   | V                | Hysteresis =25°C                             |       | 155   |       | °C   |

Note : \* Guaranteed by design, not tested.



## **Application Circuit**





### **Output Voltage Setting**



Figure1. Output Voltage Setting

Figure 1 shows the connections for setting the output voltage. Select the proper ratio of the two feedback resistors R1 and R2 based on the output voltage. Typically, use R2  $\approx$  10K $\Omega$  and determine R1 from the following equation:

| VOUT | VOUT R1 |       |
|------|---------|-------|
| 1.0V | 1.0 ΚΩ  | 12 ΚΩ |
| 1.2V | 3.0 KΩ  | 10 KΩ |
| 1.8V | 9.53 KΩ | 10 KΩ |
| 2.5V | 16.9 KΩ | 10 KΩ |
| 3.3V | 26.1 KΩ | 10 KΩ |
| 5V   | 44.2 KΩ | 10 KΩ |
| 12V  | 121 ΚΩ  | 10 KΩ |



$$R1 = R2 \left( \frac{V_{OUT}}{0.925 V} - 1 \right)$$
 (1)

#### Inductor Selection

The inductor maintains a continuous current to the output load. This inductor current has a ripple that is dependent on the inductance value: higher inductance reduces the peak-to-peak ripple current. The trade off for high inductance value is the increase in inductor core size and series resistance, and the reduction in current handling capability. In general, select an inductance value L based on the ripple current requirement:

$$L = \frac{V_{OUT} \bullet (V_{IN} - V_{OUT})}{V_{IN} f_{SW} I_{OUTMAX} K_{RIPPLE}}$$
(2)

where  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage,  $f_{SW}$  is the switching frequency,  $I_{OUTMAX}$  is the maximum output current, and  $K_{RIPPLE}$  is the ripple factor. Typically, choose  $K_{RIPPLE} = \sim 30\%$  to correspond to the peak-to-peak ripple current being ~30% of the maximum output current.

With this inductor value, the peak inductor current is  $I_{OUT} \cdot (1 + K_{RIPPLE} / 2)$ . Make sure that this peak inductor current is less than the upper switch current limit. Finally, select the inductor core size so that it does not saturate at the current limit. Typical inductor values for various output voltages are shown in Table 2.

| V <sub>OUT</sub> | 1.0V  | 1.2V  | 1.5V | 1.8V | 2.5V | 3.3V | 5V   | 9V   |
|------------------|-------|-------|------|------|------|------|------|------|
| L                | 4.7uH | 4.7uH | 10uH | 10uH | 10uH | 10uH | 10uH | 22uH |

Table 2. Typical Inductor Values

LSP5523 Rev. 1.1

www.liteonsemi.com



#### **Input Capacitor**

The input capacitor needs to be carefully selected to maintain sufficiently low ripple at the supply input of the

converter. A low ESR Electrolytic (EC) capacitor is highly recommended. Since large current flows in and

out of this capacitor during switching, its ESR also affects efficiency.

When EC cap is used, the input capacitance needs to be equal to or higher than 100uF.The RMS ripple current rating needs to be higher than 50% of the output current. The input capacitor should be placed close to the VIN and GND pins of the IC, with the shortest traces possible. The input capacitor can be placed a little bit away if a small parallel 0.1uF ceramic capacitor is placed right next to the IC.

When Vin is >15V, pure ceramic Cin (\* no EC cap) is not recommended. This is because the ESR of a ceramic cap is often too small, Pure ceramic Cin will work with the parasite inductance of the input trace and forms a Vin resonant tank. When Vin is hot plug in/out, this resonant tank will boost the Vin spike to a very high voltage and damage the IC.

#### Output Capacitor

The output capacitor also needs to have low ESR to keep low output voltage ripple. In the case of ceramic output capacitors,  $R_{ESR}$  is very small and does not contribute to the ripple. Therefore, a lower capacitance value can be used for ceramic capacitors. In the case of tantalum or electrolytic capacitors, the ripple is dominated by  $R_{ESR}$  multiplied by the ripple current. In that case, the output capacitor is chosen to have sufficiently low ESR.

For ceramic output capacitors, typically choose two capacitors of about 22 $\mu$ F. For tantalum or electrolytic capacitors, choose a capacitor with less than 50m $\Omega$  ESR.

#### Optional Schottky Diode

During the transition between high-side switch and low-side switch, the body diode of the low side power MOSFET conducts the inductor current. The forward voltage of this body diode is high. An optional Schottky diode may be paralleled between the SW pin and GND pin to improve overall efficiency. Table 3 lists example Schottky diodes and their Manufacturers.

| Vin max | Part Number | Voltage/Current<br>Rating | Vendor                      |
|---------|-------------|---------------------------|-----------------------------|
| <20V    | B130        | 30V, 1A                   | Lite-on semiconductor corp. |
| <20V    | SK13        | 30V, 1A                   | Lite-on semiconductor corp  |
| >20V    | B140        | 40V,1A                    | Lite-on semiconductor corp  |
| >20V    | SK14        | 40V, 1A                   | Lite-on semiconductor corp. |

#### Table 3-Diode Selection Guide

### Stability Compensation



C<sub>COMP2</sub> is needed only for high ESR output capacitor Figure 2. Stability Compensation



The feedback loop of the IC is stabilized by the components at the COMP pin, as shown in Figure 2. The DC loop gain of the system is determined by the following equation:

$$A_{VDC} = \frac{0.925 V}{I_{OUT}} A_{VEA} G COMP$$
(4)

The dominant pole P1 is due to  $C_{COMP1}$ :

$$f_{P1} = \frac{G_{EA}}{2\pi A_{VEA} C_{COMP1}}$$
(5)

The second pole P2 is the output pole:

$$f_{P2} = \frac{I_{OUT}}{2\pi V_{OUT} C_{OUT}} \tag{6}$$

The first zero Z1 is due to  $R_{COMP}$  and  $C_{COMP1}$ :

$$f_{Z1} = \frac{1}{2\pi R_{COMP} C_{COMP1}} \tag{7}$$

And finally, the third pole is due to  $R_{COMP}$  and  $C_{COMP2}$  (if  $C_{COMP2}$  is used):

)

$$f_{P3} = \frac{1}{2\pi R_{COMP} C_{COMP2}}$$
(8)

The following steps should be used to compensate the IC:

STEP1. Set the crossover frequency at 1/10 of the switching frequency via  $R_{COMP}$ :

$$R_{COMP} = \frac{2\pi V_{OUT} C_{OUT} f_{SW}}{10G_{EA} G_{COMP} \bullet 0.925V}$$
(9)

But limit  $R_{COMP}$  to 10K $\Omega$  maximum. More than 10 K $\Omega$  is easy to cause overshoot at power on.

STEP2. Set the zero fZ1 at 1/4 of the crossover frequency. If  $R_{COMP}$  is less than 10K $\Omega$ , the equation for  $C_{COMP}$  is:

$$C_{COMP1} = \frac{0.637}{R_{COMP} \times fc} \qquad (F) \quad (10)$$

STEP3. If the output capacitor's ESR is high enough to cause a zero at lower than 4 times the crossover frequency, an additional compensation capacitor  $C_{COMP2}$  is required. The condition for using  $C_{COMP2}$  is:

$$\pi \times COUT \times RESR \times fS \ge 1 \tag{11}$$

And the proper value for  $C_{\mbox{\scriptsize COMP2}}$  is:

LSP5523 Rev. 1.1



$$C_{COMP2} = \frac{C_{OUT}R_{ESRCOUT}}{R_{COMP}}$$
(12)

Though  $C_{COMP2}$  is unnecessary when the output capacitor has sufficiently low ESR, a small value  $C_{COMP2}$  such as 100pF may improve stability against PCB layout parasitic effects.

| Vin Range<br>(V) | Vout,<br>(V) | Cout    | Rcomp,<br>(kΩ) | Ccomp,<br>(nF)                | Ccomp2,<br>(pF) | Inductor,<br>(uH) |
|------------------|--------------|---------|----------------|-------------------------------|-----------------|-------------------|
| 5 – 12           | 1.0          |         | 2.4            | 6.8                           | none            | 4.7               |
| 5 – 15           | 1.2          |         | 3              | 6.2                           | none            | 4.7               |
| 5 – 15           | 1.8          | 22uF x2 | 6.2            | 3                             | none            | 10                |
| 5 – 15           | 2.5          | Ceramic | 8              | 2.2                           | none            | 10                |
| 5 – 15           | 3.3          |         | 10             | 2.2                           | none            | 10                |
| 7 – 15           | 5            |         | 10             | 2.2                           | none            | 10                |
| 5 – 12           | 1.0          |         |                |                               |                 | A                 |
| 5 – 15           | 1.2          | 470uF/  |                |                               |                 | N G               |
| 5 – 23           | 1.8          | 6.3V/   | 10             | 10                            | 680             | 10                |
| 5 – 27           | 2.5          | 120mΩ   | )              | $\langle \mathcal{C} \rangle$ |                 | $\rangle$         |
| 5 – 27           | 3.3          |         |                | ND/                           |                 |                   |
| 7 – 27           | 5            |         |                |                               |                 |                   |

### Table 4 Component Selection Guide for Stability Compensation



Figure 3. Load Transient Testing VS Compensation Value

LSP5523 Rev. 1.1

www.liteonsemi.com





www.liteonsemi.com



# **Typical Characteristics (Continued)**





### **Marking Information**

ESOP-8L





## **Mechanical Information**

(1) Package type: ESOP-8L



|             |                    | Offic. |  |
|-------------|--------------------|--------|--|
| Symbol      | Min                | Max    |  |
| A           |                    | 1.70   |  |
| A1          | $\overline{(1-1)}$ | 0.15   |  |
| A2          | 1.30               | 1.55   |  |
| b           | 0.33               | 0.51   |  |
| C           | 0.17               | 0.25   |  |
| D           | 4.70               | 5.10   |  |
| D1          | 3.10               | ) REF  |  |
| E           | 5.80               | 6.20   |  |
| E1          | 3.70               | 4.10   |  |
| E2          | 2.21               | REF    |  |
| е           | 1.27               | ' BSC  |  |
| L           | 0.40               | 1.27   |  |
| L1          | 1.00               | 1.10   |  |
| Gauge Plane | 0.25               | 5 BSC  |  |
| θ           | 0°                 | 8°     |  |

LSP5523 Rev. 1.1

2014/8/27



## MSL (Moisture Sensitive Level) Information

|       |                        |                   |                           | S                | OAK REQUIR                          | EMENTS          |               |  |
|-------|------------------------|-------------------|---------------------------|------------------|-------------------------------------|-----------------|---------------|--|
|       |                        | FLOOR LIFE        |                           |                  | Accelerated Equivalent <sup>1</sup> |                 |               |  |
| LEVEL | FLOOP                  | LIFE              | Standard                  |                  | eV<br>0.40-0.48                     | eV<br>0.30-0.39 |               |  |
|       | TIME                   | CONDITION         | TIME<br>(hours)           | CONDITION        | TIME<br>(hours)                     | TIME<br>(hours) | CONDITION     |  |
| 1     | Unlimited              | ≤30 °C /85%<br>RH | 168<br>+5/-0              | 85 °C /85%<br>RH | NA                                  | NA              | NA            |  |
| 2     | 1 year                 | ≤30 °C /60%<br>RH | 168<br>+5/-0              | 85 °C /60%<br>RH | NA                                  | NA              | NA            |  |
| 2a    | 4 weeks                | ≤30 °C /60%<br>RH | 696 <sup>2</sup><br>+5/-0 | 30 °C /60%<br>RH | 120<br>-1/+0                        | 168<br>-1/+0    | 60 °C/ 60% RH |  |
| 3     | 168 hours              | ≤30 °C /60%<br>RH | 192 <sup>2</sup><br>+5/-0 | 30 °C /60%<br>RH | 40<br>-1/+0                         | 52<br>-1/+0     | 60 °C/ 60% RH |  |
| 4     | 72 hours               | ≤30 °C /60%<br>RH | 96 <sup>2</sup><br>+2/-0  | 30 °C /60%<br>RH | 20<br>+0.5/-0                       | 24<br>+0.5/-0   | 60 °C/ 60% RH |  |
| 5     | 48 hours               | ≤30 °C /60%<br>RH | 72 <sup>2</sup><br>+2/-0  | 30 °C /60%<br>RH | 15<br>+0.5/-0                       | 20<br>+0.5/-0   | 60 °C/ 60% RH |  |
| а     | 24 hours               | ≤30 °C /60%<br>RH | 48 <sup>2</sup><br>+2/-0  | 30 °C /60%<br>RH | 10<br>+0.5/-0                       | 13<br>+0.5/-0   | 60 °C/ 60% RH |  |
| 6     | Time on Label<br>(TOL) | ≤30 °C /60%<br>RH | TOL                       | 30 °C /60%<br>RH | NA                                  | NA              | NA            |  |

### IPC/JEDEC J-STD-020D.1 Moisture Sensitivity Levels Table

**Note 1:** CAUTION - To use the "accelerated equivalent" soak conditions, correlation of damage response (including electrical, after soak and reflow), should be established with the "standard" soak conditions. Alternatively, if the known activation energy for moisture diffusion of the package materials is in the range of 0.40 - 0.48 eV or 0.30 - 0.39 eV, the "accelerated equivalent" may be used. Accelerated soak times may vary due to material properties (e.g. mold compound, encapsulant, etc.). JEDEC document JESD22-A120 provides a method for determining the diffusion coefficient.

**Note 2:** The standard soak time includes a default value of 24 hours for semiconductor manufacturer's exposure time (MET) between bake and bag and includes the maximum time allowed out of the bag at the distributor's facility. If the actual MET is less than 24 hours the soak time may be reduced. For soak conditions of 30 °C/60% RH, the soak time is reduced by 1 hour for each hour the MET is less than 24 hours. For soak conditions of 60 °C/60% RH, the soak time is reduced by 1 hour for each 5 hours the MET is less than 24 hours. If the actual MET is greater than 24 hours the soak time must be increased. If soak conditions are 30 °C/60% RH, the soak time is increased 1 hour for each hour that the actual MET exceeds 24 hours. If soak conditions are 60 °C/60% RH, the soak time is increased 1 hour for each 5 hours that the actual MET exceeds 24 hours.

### Important Notice and Disclaimer

LSC reserves the right to make changes to this document and its products and specifications at any time without notice. Customers should obtain and confirm the latest product information and specifications before final design, purchase or use.

LSC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does LSC assume any liability for application assistance or customer product design. LSC does not warrant or accept any liability with products which are purchased or used for any unintended or unauthorized application.

No license is granted by implication or otherwise under any intellectual property rights of LSC.

LSC products are not authorized for use as critical components in life support devices or systems without express written approval of LSC.

LSP5523 Rev. 1.1