

#### **■ FEATURES**

- 3A Output Current
- Wide 4.5V to 27V Operating Input Range
- Integrated 100mΩ Power MOSFET Switches
- Output Adjustable from 0.925V to 24V
- Up to 96% Efficiency
- Programmable Soft-Start
- Stable with Low ESR Ceramic Output Capacitors
- Fixed 400KHz Frequency
- Cycle-by-Cycle Over Current Protection
- Input Under Voltage Lockout
- SOP8L-EP Package

#### **■ GENERAL DESCRIPTION**

The LSP5503 is a monolithic synchronous buck regulator. The device integrates  $100m\Omega$  MOSFETS that provide 3A continuous load cur-rent over a wide operating input voltage of 4.5V to 27V. Current mode control provides fast transient response and cycle-by-cycle cur-rent limit.

An adjustable soft-start prevents inrush current at turn on. In shutdown mode, the supply cur-rent drops below  $1\mu A$ .

This device, available in an SOP8L-EP package, provides a very compact system solution with minimal reliance on external components.

#### **■ TYPICAL APPLICATION**

- Distributed Power Systems
- Networking Systems
- FPGA, DSP, ASIC Power Supplies
- Green Electronics/ Appliances
- Notebook Computers

#### **■ PIN ASSIGNMENT**



#### ■ PIN DESCRIPTION

|      | \ \ \ / \ |                                                                                                                                                                                                                                              |
|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name | No.       | Description                                                                                                                                                                                                                                  |
| BS   | 1         | Bootstrap. This pin acts as the positive rail for the high-side switch's gate driver. Connect a 0.1uF capacitor between BS and SW.                                                                                                           |
| 1N 2 |           | Input Supply. Bypass this pin to G with a low ESR capacitor. See Input Capacitor in the Application Information section.                                                                                                                     |
| SW   | 3         | Switch Output. Connect this pin to the switching end of the inductor.                                                                                                                                                                        |
| GND  | 4         | Ground.                                                                                                                                                                                                                                      |
| FB   | 5         | Feedback Input. The voltage at this pin is regulated to 0.925V. Connect to the resistor divider between output and ground to set output voltage.                                                                                             |
| COMP | 6         | Compensation Pin. See Stability Compensation in the Application Information section.                                                                                                                                                         |
| EN   | 7         | Enable Input. When higher than 2.5V, this pin turns the IC on. When lower than 1.3V, this pin turns the IC off. Output voltage is discharged when the IC is off. This pin should not be left open.                                           |
| SS   | 8         | Soft-Start Control Input. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft-start period. A 0.1µF capacitor sets the soft-start period to 15ms. To disable the soft-start feature, leave SS unconnected. |

Please be aware that an **Important Notice** concerning availability, disclaimers, and use in critical applications of LSC products is at the end of this document.



#### ABSOLUTE MAXIMUM RATINGS

| Parameter                                                                                                                           | Value                                 | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|
| IN Supply Voltage                                                                                                                   | -0.3 to 30                            | V    |
| SW Voltage                                                                                                                          | -1 to V <sub>IN</sub> + 0.3           | V    |
| BS Voltage                                                                                                                          | $V_{SW} - 0.3 \text{ to } V_{SW} + 6$ | V    |
| EN, FB, COMP Voltage                                                                                                                | -0.3 to 6                             | V    |
| Continuous SW Current                                                                                                               | Internally limited                    | Α    |
| Junction to Ambient Thermal Resistance ( $\theta_{JA}$ ) (Test on Approximately 3 in <sup>2</sup> Copper Area 1OZ copper FR4 board) | 50                                    | °C/W |
| Junction to Ambient Case Resistance $(\theta_{JC})$                                                                                 | (0) 10                                | °C/W |
| Maximum Power Dissipation                                                                                                           | 1.8                                   | W    |
| Maximum Junction Temperature                                                                                                        | 150                                   | °C   |
| Storage Temperature                                                                                                                 | -55 to 165                            | °C   |
| Lead Temperature (Soldering, 10 sec)                                                                                                | 300                                   | °C   |

(Note: Exceeding these limits may damage the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.)

## **Recommended Operating Conditions**

| Symbol          | Parameter                            | Min | Max | Unit |
|-----------------|--------------------------------------|-----|-----|------|
| V <sub>IN</sub> | Input Voltage                        | 4.5 | 27  | V    |
| TJ              | Operating Junction Temperature Range | -20 | 125 | °C   |

#### ■ ELECTRICAL CHARACTERISTICS

 $(V_{IN} = 12V, T_A = 25^{\circ}C \text{ unless otherwise specified.})$ 

| Parameter                                 | Symbol            | Test Conditions                          | Min.  | Тур.  | Max.  | Unit |
|-------------------------------------------|-------------------|------------------------------------------|-------|-------|-------|------|
| Input Operating Voltage                   | V <sub>IN</sub>   | $V_{OUT} = 1.0V$ , $I_{LOAD} = 0A$ to 3A | 4.5   |       | 27    | ٧    |
| Input Holdup Voltage                      |                   | $V_{OUT} = 1.0V$ , $I_{LOAD} = 0A$ to 3A |       | 4.5   |       | V    |
| Feedback Voltage                          | $V_{FB}$          | 4.5V ≤ V <sub>IN</sub> ≤ 20V             | 0.900 | 0.925 | 0.950 | V    |
| Feedback Overvoltage Threshold            | /                 | \(\)                                     |       | 1.1   |       | V    |
| High-Side Switch-On Resistance            | $\sim$            |                                          |       | 100   |       | mΩ   |
| Low-Side Switch-On Resistance             |                   | >                                        |       | 100   |       | mΩ   |
| High-Side Switch Leakage                  | $\bigcap$         | VEN = 0V, VSW = 0V                       |       | 9     | 10    | μΑ   |
| Upper Switch Current Limit                |                   |                                          |       | 3.5   | 4.0   | Α    |
| Lower Switch Current Limit                |                   |                                          |       | 0.9   |       | Α    |
| COMP to Current Limit Transconductance    | G <sub>COMP</sub> |                                          |       | 5.2   |       | A/V  |
| Error Amplifier Transconductance          | $G_{EA}$          | $\Delta I_{COMP} = \pm 10 \mu A$         |       | 800   |       | μA/V |
| Error Amplifier DC Gain                   | $A_{VEA}$         |                                          |       | 480   |       | V/V  |
| Switching Frequency                       | $f_{SW}$          |                                          | 350   | 400   | 470   | kHz  |
| Short Circuit Switching Frequency         |                   | $V_{FB} = 0$                             |       | 150   |       | kHz  |
| Maximum Duty Cycle                        | $D_{MAX}$         | $V_{FB} = 0.8V$                          |       | 90    |       | %    |
| Minimum On Time                           |                   |                                          |       | 220   |       | nS   |
| EN Shutdown Threshold Voltage             |                   | VEN Rising                               | 1.1   | 1.3   | 1.5   | V    |
| EN Shutdown Threshold Voltage Hys-terisis |                   |                                          |       | 200   |       | mV   |
| EN Lockout Threshold Voltage              |                   |                                          | 2.2   | 2.5   | 2.7   | V    |
| EN Lockout Hysterisis                     |                   |                                          |       | 210   |       | mV   |
| Supply Current in Shutdown                |                   | V <sub>EN</sub> = 0                      |       | 0.3   | 3.0   | μA   |
| IC Supply Current in Operation            |                   | $V_{EN} = 3V, V_{FB} = 1.0V$             |       | 1.4   | 1.5   | mA   |

### 3A Synchronous Step Down DC/DC Converter

| Input UVLO Threshold Rising     | UVLO | VEN Rising        | 3.80 | 4.05  | 4.40 | V  |
|---------------------------------|------|-------------------|------|-------|------|----|
| Input UVLO Threshold Hysteresis |      |                   |      | 210   |      | mV |
| Soft-start Current              |      | VSS = 0V          |      | 6     |      | μΑ |
| Soft-start Period               |      | CSS = 0.1µF       | 0    | 15    |      | mS |
| Thermal Shutdown Temperature    |      | Hysteresis = 10°C |      | 2 160 |      | °C |

#### ■ FUNCTIONAL BLOCK DIAGRAM



#### **■ FUNCTIONAL DESCRIPTION**

The LSP5503 is a synchronous rectified, cur-rent-mode, step-down regulator. It regulates in-put voltages from 4.5V to 23V down to an out-put voltage as low as 0.925V, and supplies up to 3A of load current.

The LSP5503 uses current-mode control to regulate the output voltage. The output voltage is measured at FB through a resistive voltage divider and amplified through the internal trans-conductance error amplifier. The voltage at the COMP pin is compared to the switch current

measured internally to control the output voltage.

The converter uses internal N-Channel MOSFET switches to step-down the input voltage to the regulated output voltage. Since the high side MOSFET requires a gate voltage greater than the input voltage, a boost capacitor connected between SW and BS is needed to drive the high side gate. The boost capacitor is charged from the internal 5V rail when SW is low.

When the LSP5503 FB pin exceeds 20% of the nominal regulation voltage of 0.925V, the over volt-age comparator is tripped and the COMP pin and the SS pin are discharged to GND, forcing the high-side switch off.



## ■ APPLICATION INFORMATION

**Output Voltage Setting** 



Figure 1. Output Voltage Setting

Figure 1 shows the connections for setting the output voltage. Select the proper ratio of the two feedback resistors RFB1 and RFB2 based on the output voltage. Typically, use RFB2 = 10kΩ and determine RFB1 from the following equation:

Table 1—Recommended Resistance Values

| $R_{FB1} = R_{FB2} \left( \frac{1}{0.00} \right)$ | $\frac{V_{OUT}}{925V} - 1$ (1) |
|---------------------------------------------------|--------------------------------|
|---------------------------------------------------|--------------------------------|

| VOUT | RFB1   | RFB2 |
|------|--------|------|
| 1.0V | 1.0kΩ  | 12kΩ |
| 1.2V | 3.0kΩ  | 10kΩ |
| 1.8V | 9.53kΩ | 10kΩ |
| 2.5V | 16.9kΩ | 10kΩ |
| 3.3V | 26.1kΩ | 10kΩ |
| 5V   | 44.2kΩ | 10kΩ |
| 12V  | 121kΩ  | 10kΩ |

#### **Inductor Selection**

The inductor maintains a continuous current to the output load. This inductor current has a ripple that is dependent on the inductance value: higher inductance reduces the peak-to-peak ripple current. The trade off for high inductance value is the increase in inductor core size and series resistance, and the reduction in current handling capability. In general, select an inductance value L based on the ripple current requirement:

$$L = \frac{V_{OUT} \bullet (V_{IN} - V_{OUT})}{V_{IN} f_{SW} I_{OUTMAX} K_{RIPPLE}}$$
(2)

where  $V_{\text{IN}}$  is the input voltage,  $V_{\text{OUT}}$  is the output voltage,  $f_{\text{SW}}$  is the switching frequency,  $I_{\text{OUTMAX}}$  is the maximum output current, and  $K_{\text{RIPPLE}}$  is the ripple factor. Typically, choose  $K_{\text{RIPPLE}}$  = 30% to correspond to the peak-to-peak ripple current being 30% of the maximum output current.

With this inductor value, the peak inductor current is  $I_{\text{OUT}} \cdot (1 + K_{\text{RIPPLE}} / 2)$ . Make sure that this peak inductor current is less that the 4A current limit. Finally, select the inductor core size so that it does not saturate at 4A. Typical inductor values for various output voltages are shown in Table 1.



Table 1. Typical Inductor Values

#### **Input Capacitor**

The input capacitor needs to be carefully selected to maintain sufficiently low ripple at the supply input of the converter. A low ESR capacitor is highly recommended. Since large current flows in and out of this capacitor during switching, its ESR also affects efficiency.

The input capacitance needs to be higher than  $10\mu F$ . The best choice is the ceramic type; however, low ESR tantalum or electrolytic types may also be used provided that the RMS ripple current rating is higher than 50% of the output current. The input capacitor should be placed close to the IN and G pins of the IC, with the shortest traces possible. In the case of tantalum or electrolytic types, they can be further away if a small parallel  $0.1\mu F$  ceramic capacitor is placed right next to the IC.



#### **Output Capacitor**

The output capacitor also needs to have low ESR to keep low output voltage ripple. The output ripple voltage is:

$$V_{RIPPLE} = I_{OUTMAX} K_{RIPPLE} R_{ESR} + \frac{V_{IN}}{8 \cdot f_{SW}^2 LC_{OUT}}$$
(3)

where  $I_{\text{OUTMAX}}$  is the maximum output current,  $K_{\text{RIPPLE}}$  is the ripple factor,  $R_{\text{ESR}}$  is the ESR of the output capacitor,  $f_{\text{SW}}$  is the switching frequency, L is the inductor value, and  $C_{\text{OUT}}$  is the output capacitance. In the case of ceramic output capacitors,  $R_{\text{ESR}}$  is very small and does not contribute to the ripple. Therefore, a lower capacitance value can be used for ceramic capacitors. In the case of tantalum or electrolytic capacitors, the ripple is dominated by  $R_{\text{ESR}}$  multiplied by the ripple current. In that case, the output capacitor is chosen to have sufficiently low ESR.

For ceramic output capacitors, typically choose a capacitance of about  $22\mu E$  for tantalum or electrolytic capacitors, choose a capacitor with less than  $50m\Omega$  ESR.

#### **Optional Schottky Diode**

During the transition between high-side switch and low-side switch, the body diode of the low side power MOSFET conducts the inductor current. The forward voltage of this body diode is high. An optional Schottky diode may be paralleled between the SW pin and GND pin to improve overall efficiency. Table 2 lists example Schottky diodes and their Manufacturers.

Table 2—Diode Selection Guide

| Part Number | Voltage/Current<br>Rating | Vendor                     |
|-------------|---------------------------|----------------------------|
| B130        | 30V, 1A                   | Diodes, Inc.               |
| SK13        | 30V, 1A                   | Diodes, Inc.               |
| MBRS130     | 30V, 1A                   | International<br>Rectifier |



Stability Compensation



C<sub>COMP2</sub> is needed only for high ESR output capacitor Figure 2. Stability Compensation



## 3A Synchronous Step Down DC/DC Converter

The feedback loop of the IC is stabilized by the components at the COMP pin, as shown in Figure 2. The DC loop gain of the system is determined by the following equation:

$$A_{VDC} = \frac{0.925}{I_{OUT}} V_{AVEA} G_{COMP}$$

The dominant pole P1 is due to  $C_{COMP}$ :

$$f_{P1} = \frac{G_{EA}}{2\pi A_{VEA} C_{COMP}} \tag{5}$$

The second pole P2 is the output pole:

$$f_{P2} = \frac{I_{OUT}}{2\pi V_{OUT} C_{OUT}} \tag{6}$$

The first zero Z1 is due to  $R_{COMP}$  and  $C_{COMP}$ :

$$f_{Z1} = \frac{1}{2\pi R_{COMP} C_{COMP}} \tag{7}$$

And finally, the third pole is due to  $R_{COMP}$  and  $C_{COMP2}$  (if  $C_{COMP2}$  is used):

$$f_{P3} = \frac{1}{2\pi R_{COMP} C_{COMP2}}$$
 (8)

The following steps should be used to compensate the IC

STEP1. Set the crossover frequency at 1/10 of the switching frequency via RCOMP:

$$R_{COMP} = \frac{2\pi V_{OUT} C_{OUT} f_{SW}}{10G_{EA}G_{COMP} \bullet 0.925V}$$
(9)

but limit RCOMP to  $10k\Omega$  maximum.

STEP2. Set the zero fZ1 at 1/4 of the crossover frequency. If RCOMP is less than  $10k\Omega$ , the equation for CCOMP is:

$$C_{COMP} = \frac{1.8 \times 10^{-5}}{R_{COMP}}$$
 (F) (10)

If RCOMP is limited to  $10k\Omega$ , then the actual crossover frequency is 10/ (VOUTCOUT). Therefore:

$$C_{COMP} = 1.2 \times 10^{-5} V_{OUT} C_{OUT}$$
 (F) (11)

STEP3. If the output capacitor's ESR is high enough to cause a zero at lower than 4 times the crossover frequency, an additional compensation capacitor CCOMP2 is required. The condition for using CCOMP2 is:

$$R_{ESRCOUT} \ge Min \left( \frac{1.1 \times 10^{-6}}{C_{OUT}}, 0.012 \bullet V_{OUT} \right)$$
 (12)

And the proper value for C<sub>COMP2</sub> is:

$$C_{COMP2} = \frac{C_{OUT}R_{ESRCOUT}}{R_{COMP}}$$
 (13)



Though  $C_{COMP2}$  is unnecessary when the output capacitor has sufficiently low ESR, a small value  $C_{COMP2}$  such as 100pF may improve stability against PCB layout parasitic effects.

Table 3 shows some calculated results based on the compensation method above.

| VOUT | COUT           | RCOMP      | CCOMP     | CCOMP2            |
|------|----------------|------------|-----------|-------------------|
| 1.0V | 22µF Ceramic   | 1.5k       | 10nF      | 100pF             |
| 1.2V | 22µF Ceramic   | 1.7k       | 10nF      | 100pF             |
| 1.8V | 22µF Ceramic   | 2.2k       | 6.8nF \ ∕ | 100pF             |
| 2.5V | 22µF Ceramic   | 3.6k       | 4,7nF     | 100pF             |
| 3.3V | 22µF Ceramic   | 4.7k       | 3.3nF     | 47pF              |
| 5V   | 22µF Ceramic   | 6.8k       | 2.2nF     | 47pF              |
| 1.0V | 47μF SP Cap    | 3.0k       | Ž 6.8nF   | 470pF             |
| 1.2V | 47μF SP Cap    | 3.6k       | 4.7nF     | 330pF             |
| 1.8V | 47µF SP Cap    | 5.6k       | 3.3nF\    | ✓ 220pF /         |
| 2.5V | 47μF SP Cap    | 6.8k       | 2.2nF     | 200pF             |
| 3.3V | 47μF SP Cap    | <b>10k</b> | 2.0nF     | 150pF             |
| 5V   | 47μF SP Cap    | 10k _/     | 2.2nF     | 150pF             |
| 1.0V | 470µF/6.3V/30m | 10k 🔨      | 2.2nF     | / lnF             |
| 1.2V | 470µF/6.3V/30m | 10k        | 3.3nF /   | ∖ <sup>1</sup> nF |
| 1.8V | 470μF/6.3V/30m | 10k        | 4.7nF     | √ 1nF             |
| 2.5V | 470µF/6.3V/30m | \10k       | 6.8nF     | 1nF               |
| 3.3V | 470µF/6.3V/30m | 10k        | 8.2nF     | 1nF               |
| 5V   | 470µF/10V/30m  | 10k        | 10nF      | 1nF               |

Table3. Typical Compensation for Different Output Voltages and Output Capacitors



Figure 3 shows a sample LSP5503 application circuit generating 5V/3A output.

## 3A Synchronous Step Down DC/DC Converter

Figure 4 shows a sample LSP5503 application circuit generating 1.0V/3A output.



Figure 4. LSP 5503 1.0V/3A Output Application

Maria Maria



## 3A Synchronous Step Down DC/DC Converter





#### ORDERING INFORMATION





## **3A Synchronous Step Down DC/DC Converter**

#### ■ PACKAGE INFORMATION













|                       | . ( ) $\checkmark$ | ^/ / /           | / \ \  |        |                |       |
|-----------------------|--------------------|------------------|--------|--------|----------------|-------|
| Symbol                | Dimer              | nsions In Millin | neters | Dime   | nsions In Inch | es    |
| Symbol                | Min.               | Nom.             | Max.   | Min.   | Nom.           | Max.  |
| А                     | 1.35               | 1.60             | 1.75   | 0.053  | 0.063          | 0.069 |
| A1 //                 | 0.05               |                  | 0.15   | 0002   |                | 0.006 |
| A2                    | 1.35/\             | 1.45             | 1.55   | 0.053  | 0.057          | 0.061 |
| B                     | 0.33               | 0.41             | 0.51   | 0.013  | 0.016          | 0.020 |
|                       | 0.19               | 0.20             | 0.25   | 0.0075 | 0.008          | 0.010 |
| $\wedge \setminus D'$ | 4.70               | 4.90             | 5.10   | 0.185  | 0.196          | 0.200 |
| \ \ <u>\</u> \D1      | 3.202              |                  | 3.402  | 0.126  |                | 0.134 |
| V E                   | 3.80               | 3.90             | 4.00   | 0.148  | 0.154          | 0.160 |
| E1                    | 2.313              |                  | 2.513  | 0.091  |                | 0.099 |
| е                     |                    | 1.27TYP.         |        | 0.050  | TYP.           |       |
| Н                     | 5.80               | 5.99             | 6.30   | 0.228  | 0.236          | 0.248 |
| L                     | 0.38               | 0.71             | 1.27   | 0.015  | 0.028          | 0.050 |
| Α                     | O°                 |                  | 8°     | O°     |                | 8°    |





#### **Important Notice and Disclaimer**

LSC reserves the right to make changes to this document and its products and specifications at any time without notice. Customers should obtain and confirm the latest product information and specifications before final design, purchase or use.

LSC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does LSC assume any liability for application assistance or customer product design. LSC does not warrant or accept any liability with products which are purchased or used for any unintended or unauthorized application.

No license is granted by implication or otherwise under any intellectual property rights of LSC.

LSC products are not authorized for use as critical components in life support devices or systems without express written approval of LSC.